Annsys (an analog neural network synthesis system)


Bayraktaroglu I., Ogrenci A., DÜNDAR G., Balkir S., Alpaydin E.

1997 IEEE International Conference on Neural Networks, ICNN 1997, Houston, TX, Amerika Birleşik Devletleri, 9 - 12 Haziran 1997, cilt.2, ss.910-915, (Tam Metin Bildiri) identifier

  • Yayın Türü: Bildiri / Tam Metin Bildiri
  • Cilt numarası: 2
  • Doi Numarası: 10.1109/icnn.1997.616146
  • Basıldığı Şehir: Houston, TX
  • Basıldığı Ülke: Amerika Birleşik Devletleri
  • Sayfa Sayıları: ss.910-915
  • Boğaziçi Üniversitesi Adresli: Evet

Özet

We present an analog neural network synthesis system based on a circuit simulator and a silicon assembler for neural networks. The circuit simulator makes use of the fact that neural networks with multilayer perceptron architecture consist of many decoupled blocks if the blocks are designed in MOS technology. We implement on-chip training on the software by incorporating the Madaline Rule III into our simulator. The assembler generates the layout by reading the standard cells from a library once the architecture of the network is given. © 1997 IEEE.