A 9-BIT 1GS/S CMOS folding ADC implementation using TIQ based flash ADC cores


Aytar O., Tangel A., DÜNDAR G.

15th International Conference on Mixed Design of Integrated Circuits and Systems, MIXDES 2008, Poznan, Polonya, 19 - 21 Haziran 2008, ss.159-164, (Tam Metin Bildiri) identifier

  • Yayın Türü: Bildiri / Tam Metin Bildiri
  • Basıldığı Şehir: Poznan
  • Basıldığı Ülke: Polonya
  • Sayfa Sayıları: ss.159-164
  • Anahtar Kelimeler: Cmos flash ADC, Folding ADC, Threshold inverter quantizer
  • Boğaziçi Üniversitesi Adresli: Evet

Özet

The purpose of this work is to employ the so-called Threshold Inverter Quantization (TIQ) technique in traditional CMOS folding ADC architectures. It also has a novel approach when multiplexing the appropriate folded signals into the fine flash part of the converter. The simulation results include 1MHz analogue input bandwidth, 1 Gs/s sampling rate using AMS-HIT KIT design library for O.35μ H35B4 CMOS process model parameters. The analogue range is 1.7V, power supply is 3.3V, and maximum power consumption is 375mW. This paper also focuses on practical design considerations of the analogue pre-processing unit in folding ADCs. Copyright © 2008 by Department of Microelectronics & Computer Science, Technical University of Lodz.